mirror of
				https://gitlab.com/freepascal.org/fpc/source.git
				synced 2025-11-04 06:39:25 +01:00 
			
		
		
		
	Fixed a bunch of instruction encodings by comparing bulks of handwritten tests to binutils assembled versions. Fixed emission of regsets of S and D registers above 15. Fixed assembler reader for RRX shiftmode. There can be a size postfix after a condition code in UAL assembler syntax. This has been added to the assembler reader. git-svn-id: branches/laksen/armiw@29277 -
		
			
				
	
	
		
			133 lines
		
	
	
		
			462 B
		
	
	
	
		
			SQL
		
	
	
	
	
	
			
		
		
	
	
			133 lines
		
	
	
		
			462 B
		
	
	
	
		
			SQL
		
	
	
	
	
	
{ don't edit, this file is generated from armreg.dat }
 | 
						|
-1,
 | 
						|
0,
 | 
						|
1,
 | 
						|
2,
 | 
						|
3,
 | 
						|
4,
 | 
						|
5,
 | 
						|
6,
 | 
						|
7,
 | 
						|
8,
 | 
						|
9,
 | 
						|
10,
 | 
						|
11,
 | 
						|
12,
 | 
						|
13,
 | 
						|
14,
 | 
						|
15,
 | 
						|
32,
 | 
						|
32,
 | 
						|
32,
 | 
						|
32,
 | 
						|
32,
 | 
						|
32,
 | 
						|
32,
 | 
						|
32,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0,
 | 
						|
0
 |