mirror of
				https://gitlab.com/freepascal.org/fpc/source.git
				synced 2025-10-31 08:51:37 +01:00 
			
		
		
		
	
		
			
				
	
	
		
			1523 lines
		
	
	
		
			53 KiB
		
	
	
	
		
			ObjectPascal
		
	
	
	
	
	
			
		
		
	
	
			1523 lines
		
	
	
		
			53 KiB
		
	
	
	
		
			ObjectPascal
		
	
	
	
	
	
| {
 | |
|     $Id$
 | |
| 
 | |
|     Copyright (c) 2003 by Florian Klaempfl
 | |
|     Member of the Free Pascal development team
 | |
| 
 | |
|     This unit implements the code generator for the ARM
 | |
| 
 | |
|     This program is free software; you can redistribute it and/or modify
 | |
|     it under the terms of the GNU General Public License as published by
 | |
|     the Free Software Foundation; either version 2 of the License, or
 | |
|     (at your option) any later version.
 | |
| 
 | |
|     This program is distributed in the hope that it will be useful,
 | |
|     but WITHOUT ANY WARRANTY; without even the implied warranty of
 | |
|     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 | |
|     GNU General Public License for more details.
 | |
| 
 | |
|     You should have received a copy of the GNU General Public License
 | |
|     along with this program; if not, write to the Free Software
 | |
|     Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 | |
| 
 | |
|  ****************************************************************************
 | |
| }
 | |
| unit cgcpu;
 | |
| 
 | |
| {$i fpcdefs.inc}
 | |
| 
 | |
|   interface
 | |
| 
 | |
|     uses
 | |
|        symtype,
 | |
|        cgbase,cgobj,
 | |
|        aasmbase,aasmcpu,aasmtai,
 | |
|        cpubase,cpuinfo,node,cg64f32,rgcpu;
 | |
| 
 | |
| 
 | |
|     type
 | |
|       tcgarm = class(tcg)
 | |
|         { true, if the next arithmetic operation should modify the flags }
 | |
|         setflags : boolean;
 | |
|         procedure init_register_allocators;override;
 | |
|         procedure done_register_allocators;override;
 | |
| 
 | |
|         procedure a_param_const(list : taasmoutput;size : tcgsize;a : aword;const locpara : tparalocation);override;
 | |
|         procedure a_param_ref(list : taasmoutput;size : tcgsize;const r : treference;const locpara : tparalocation);override;
 | |
|         procedure a_paramaddr_ref(list : taasmoutput;const r : treference;const locpara : tparalocation);override;
 | |
| 
 | |
|         procedure a_call_name(list : taasmoutput;const s : string);override;
 | |
|         procedure a_call_reg(list : taasmoutput;reg: tregister); override;
 | |
| 
 | |
|         procedure a_op_const_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; a: AWord; reg: TRegister); override;
 | |
|         procedure a_op_reg_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
 | |
| 
 | |
|         procedure a_op_const_reg_reg(list: taasmoutput; op: TOpCg;
 | |
|           size: tcgsize; a: aword; src, dst: tregister); override;
 | |
|         procedure a_op_reg_reg_reg(list: taasmoutput; op: TOpCg;
 | |
|           size: tcgsize; src1, src2, dst: tregister); override;
 | |
| 
 | |
|         { move instructions }
 | |
|         procedure a_load_const_reg(list : taasmoutput; size: tcgsize; a : aword;reg : tregister);override;
 | |
|         procedure a_load_reg_ref(list : taasmoutput; fromsize, tosize: tcgsize; reg : tregister;const ref : treference);override;
 | |
|         procedure a_load_ref_reg(list : taasmoutput; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);override;
 | |
|         procedure a_load_reg_reg(list : taasmoutput; fromsize, tosize : tcgsize;reg1,reg2 : tregister);override;
 | |
| 
 | |
|         { fpu move instructions }
 | |
|         procedure a_loadfpu_reg_reg(list: taasmoutput; size: tcgsize; reg1, reg2: tregister); override;
 | |
|         procedure a_loadfpu_ref_reg(list: taasmoutput; size: tcgsize; const ref: treference; reg: tregister); override;
 | |
|         procedure a_loadfpu_reg_ref(list: taasmoutput; size: tcgsize; reg: tregister; const ref: treference); override;
 | |
| 
 | |
|         {  comparison operations }
 | |
|         procedure a_cmp_const_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aword;reg : tregister;
 | |
|           l : tasmlabel);override;
 | |
|         procedure a_cmp_reg_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
 | |
| 
 | |
|         procedure a_jmp_name(list : taasmoutput;const s : string); override;
 | |
|         procedure a_jmp_always(list : taasmoutput;l: tasmlabel); override;
 | |
|         procedure a_jmp_flags(list : taasmoutput;const f : TResFlags;l: tasmlabel); override;
 | |
| 
 | |
|         procedure g_flags2reg(list: taasmoutput; size: TCgSize; const f: TResFlags; reg: TRegister); override;
 | |
| 
 | |
|         procedure g_copyvaluepara_openarray(list : taasmoutput;const ref, lenref:treference;elesize:aword);override;
 | |
|         procedure g_stackframe_entry(list : taasmoutput;localsize : longint);override;
 | |
|         procedure g_return_from_proc(list : taasmoutput;parasize : aword); override;
 | |
|         procedure g_restore_frame_pointer(list : taasmoutput);override;
 | |
| 
 | |
|         procedure a_loadaddr_ref_reg(list : taasmoutput;const ref : treference;r : tregister);override;
 | |
| 
 | |
|         procedure g_concatcopy(list : taasmoutput;const source,dest : treference;len : aword; delsource,loadref : boolean);override;
 | |
| 
 | |
|         procedure g_overflowcheck(list: taasmoutput; const l: tlocation; def: tdef); override;
 | |
| 
 | |
|         procedure g_save_standard_registers(list : taasmoutput);override;
 | |
|         procedure g_restore_standard_registers(list : taasmoutput);override;
 | |
|         procedure g_save_all_registers(list : taasmoutput);override;
 | |
|         procedure g_restore_all_registers(list : taasmoutput;const funcretparaloc:tparalocation);override;
 | |
| 
 | |
|         procedure a_jmp_cond(list : taasmoutput;cond : TOpCmp;l: tasmlabel);
 | |
|         procedure fixref(list : taasmoutput;var ref : treference);
 | |
|         procedure handle_load_store(list:taasmoutput;op: tasmop;oppostfix : toppostfix;reg:tregister;ref: treference);
 | |
|       end;
 | |
| 
 | |
|       tcg64farm = class(tcg64f32)
 | |
|         procedure a_op64_reg_reg(list : taasmoutput;op:TOpCG;regsrc,regdst : tregister64);override;
 | |
|         procedure a_op64_const_reg(list : taasmoutput;op:TOpCG;value : qword;reg : tregister64);override;
 | |
|         procedure a_op64_const_reg_reg(list: taasmoutput;op:TOpCG;value : qword;regsrc,regdst : tregister64);override;
 | |
|         procedure a_op64_reg_reg_reg(list: taasmoutput;op:TOpCG;regsrc1,regsrc2,regdst : tregister64);override;
 | |
|       end;
 | |
| 
 | |
|     const
 | |
|       OpCmp2AsmCond : Array[topcmp] of TAsmCond = (C_NONE,C_EQ,C_GT,
 | |
|                            C_LT,C_GE,C_LE,C_NE,C_LS,C_CC,C_CS,C_HI);
 | |
| 
 | |
|     function is_shifter_const(d : dword;var imm_shift : byte) : boolean;
 | |
| 
 | |
|     function get_fpu_postfix(def : tdef) : toppostfix;
 | |
| 
 | |
|   implementation
 | |
| 
 | |
| 
 | |
|     uses
 | |
|        globtype,globals,verbose,systems,cutils,
 | |
|        symconst,symdef,symsym,
 | |
|        tgobj,
 | |
|        procinfo,cpupi,
 | |
|        cgutils,
 | |
|        paramgr;
 | |
| 
 | |
| 
 | |
|     function get_fpu_postfix(def : tdef) : toppostfix;
 | |
|       begin
 | |
|         if def.deftype=floatdef then
 | |
|           begin
 | |
|             case tfloatdef(def).typ of
 | |
|               s32real:
 | |
|                 result:=PF_S;
 | |
|               s64real:
 | |
|                 result:=PF_D;
 | |
|               s80real:
 | |
|                 result:=PF_E;
 | |
|               else
 | |
|                 internalerror(200401272);
 | |
|             end;
 | |
|           end
 | |
|         else
 | |
|           internalerror(200401271);
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.init_register_allocators;
 | |
|       begin
 | |
|         inherited init_register_allocators;
 | |
|         { currently, we save R14 always, so we can use it }
 | |
|         rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,
 | |
|             [RS_R0,RS_R1,RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,
 | |
|              RS_R9,RS_R10,RS_R12,RS_R14],first_int_imreg,[]);
 | |
|         rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
 | |
|             [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7],first_fpu_imreg,[]);
 | |
|         rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
 | |
|             [RS_S0,RS_S1,RS_R2,RS_R3,RS_R4,RS_S31],first_mm_imreg,[]);
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.done_register_allocators;
 | |
|       begin
 | |
|         rg[R_INTREGISTER].free;
 | |
|         rg[R_FPUREGISTER].free;
 | |
|         rg[R_MMREGISTER].free;
 | |
|         inherited done_register_allocators;
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.a_param_const(list : taasmoutput;size : tcgsize;a : aword;const locpara : tparalocation);
 | |
|       var
 | |
|         ref: treference;
 | |
|       begin
 | |
|         case locpara.loc of
 | |
|           LOC_REGISTER,LOC_CREGISTER:
 | |
|             a_load_const_reg(list,size,a,locpara.register);
 | |
|           LOC_REFERENCE:
 | |
|             begin
 | |
|                reference_reset(ref);
 | |
|                ref.base:=locpara.reference.index;
 | |
|                ref.offset:=locpara.reference.offset;
 | |
|                a_load_const_ref(list,size,a,ref);
 | |
|             end;
 | |
|           else
 | |
|             internalerror(2002081101);
 | |
|         end;
 | |
|         if locpara.alignment<>0 then
 | |
|           internalerror(2002081102);
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.a_param_ref(list : taasmoutput;size : tcgsize;const r : treference;const locpara : tparalocation);
 | |
|       var
 | |
|         ref: treference;
 | |
|         tmpreg: tregister;
 | |
|       begin
 | |
|         case locpara.loc of
 | |
|           LOC_REGISTER,LOC_CREGISTER:
 | |
|             a_load_ref_reg(list,size,size,r,locpara.register);
 | |
|           LOC_REFERENCE:
 | |
|             begin
 | |
|                reference_reset(ref);
 | |
|                ref.base:=locpara.reference.index;
 | |
|                ref.offset:=locpara.reference.offset;
 | |
|                tmpreg := getintregister(list,size);
 | |
|                a_load_ref_reg(list,size,size,r,tmpreg);
 | |
|                a_load_reg_ref(list,size,size,tmpreg,ref);
 | |
|                ungetregister(list,tmpreg);
 | |
|             end;
 | |
|           LOC_FPUREGISTER,LOC_CFPUREGISTER:
 | |
|             case size of
 | |
|                OS_F32, OS_F64:
 | |
|                  a_loadfpu_ref_reg(list,size,r,locpara.register);
 | |
|                else
 | |
|                  internalerror(2002072801);
 | |
|             end;
 | |
|           else
 | |
|             internalerror(2002081103);
 | |
|         end;
 | |
|         if locpara.alignment<>0 then
 | |
|           internalerror(2002081104);
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.a_paramaddr_ref(list : taasmoutput;const r : treference;const locpara : tparalocation);
 | |
|       var
 | |
|         ref: treference;
 | |
|         tmpreg: tregister;
 | |
|       begin
 | |
|          case locpara.loc of
 | |
|             LOC_REGISTER,LOC_CREGISTER:
 | |
|               a_loadaddr_ref_reg(list,r,locpara.register);
 | |
|             LOC_REFERENCE:
 | |
|               begin
 | |
|                 reference_reset(ref);
 | |
|                 ref.base := locpara.reference.index;
 | |
|                 ref.offset := locpara.reference.offset;
 | |
|                 tmpreg := getintregister(list,OS_ADDR);
 | |
|                 a_loadaddr_ref_reg(list,r,tmpreg);
 | |
|                 a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
 | |
|                 ungetregister(list,tmpreg);
 | |
|               end;
 | |
|             else
 | |
|               internalerror(2002080701);
 | |
|          end;
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.a_call_name(list : taasmoutput;const s : string);
 | |
|       begin
 | |
|          list.concat(taicpu.op_sym(A_BL,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
 | |
|          if not(pi_do_call in current_procinfo.flags) then
 | |
|            internalerror(2003060703);
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.a_call_reg(list : taasmoutput;reg: tregister);
 | |
|       var
 | |
|          r : tregister;
 | |
|       begin
 | |
|         list.concat(taicpu.op_reg_reg(A_MOV,NR_R14,NR_PC));
 | |
|         list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,reg));
 | |
|         if not(pi_do_call in current_procinfo.flags) then
 | |
|           internalerror(2003060704);
 | |
|       end;
 | |
| 
 | |
| 
 | |
|      procedure tcgarm.a_op_const_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; a: AWord; reg: TRegister);
 | |
|        begin
 | |
|           a_op_const_reg_reg(list,op,size,a,reg,reg);
 | |
|        end;
 | |
| 
 | |
| 
 | |
|      procedure tcgarm.a_op_reg_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; src, dst: TRegister);
 | |
|        begin
 | |
|          case op of
 | |
|            OP_NEG:
 | |
|              list.concat(taicpu.op_reg_reg_const(A_RSB,dst,src,0));
 | |
|            OP_NOT:
 | |
|              list.concat(taicpu.op_reg_reg(A_MVN,dst,src));
 | |
|            else
 | |
|              a_op_reg_reg_reg(list,op,OS_32,src,dst,dst);
 | |
|          end;
 | |
|        end;
 | |
| 
 | |
| 
 | |
|      const
 | |
|        op_reg_reg_opcg2asmop: array[TOpCG] of tasmop =
 | |
|          (A_NONE,A_ADD,A_AND,A_NONE,A_NONE,A_MUL,A_MUL,A_NONE,A_NONE,A_ORR,
 | |
|           A_NONE,A_NONE,A_NONE,A_SUB,A_EOR);
 | |
| 
 | |
| 
 | |
|      procedure tcgarm.a_op_const_reg_reg(list: taasmoutput; op: TOpCg;
 | |
|        size: tcgsize; a: aword; src, dst: tregister);
 | |
|        var
 | |
|          shift : byte;
 | |
|          tmpreg : tregister;
 | |
|          so : tshifterop;
 | |
|          l1 : longint;
 | |
|        begin
 | |
|           if is_shifter_const(dword(-a),shift) then
 | |
|             case op of
 | |
|               OP_ADD:
 | |
|                 begin
 | |
|                   op:=OP_SUB;
 | |
|                   a:=dword(-a);
 | |
|                 end;
 | |
|               OP_SUB:
 | |
|                 begin
 | |
|                   op:=OP_SUB;
 | |
|                   a:=dword(-a);
 | |
|                 end
 | |
|             end;
 | |
| 
 | |
|           if is_shifter_const(a,shift) and not(op in [OP_IMUL,OP_MUL]) then
 | |
|             case op of
 | |
|               OP_NEG,OP_NOT,
 | |
|               OP_DIV,OP_IDIV:
 | |
|                 internalerror(200308281);
 | |
|               OP_SHL:
 | |
|                 begin
 | |
|                   if a>32 then
 | |
|                     internalerror(200308291);
 | |
|                   if a<>0 then
 | |
|                     begin
 | |
|                       shifterop_reset(so);
 | |
|                       so.shiftmode:=SM_LSL;
 | |
|                       so.shiftimm:=a;
 | |
|                       list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
 | |
|                     end
 | |
|                   else
 | |
|                    list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
 | |
|                 end;
 | |
|               OP_SHR:
 | |
|                 begin
 | |
|                   if a>32 then
 | |
|                     internalerror(200308292);
 | |
|                   shifterop_reset(so);
 | |
|                   if a<>0 then
 | |
|                     begin
 | |
|                       so.shiftmode:=SM_LSR;
 | |
|                       so.shiftimm:=a;
 | |
|                       list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
 | |
|                     end
 | |
|                   else
 | |
|                    list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
 | |
|                 end;
 | |
|               OP_SAR:
 | |
|                 begin
 | |
|                   if a>32 then
 | |
|                     internalerror(200308291);
 | |
|                   if a<>0 then
 | |
|                     begin
 | |
|                       shifterop_reset(so);
 | |
|                       so.shiftmode:=SM_ASR;
 | |
|                       so.shiftimm:=a;
 | |
|                       list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
 | |
|                     end
 | |
|                   else
 | |
|                    list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
 | |
|                 end;
 | |
|               else
 | |
|                 list.concat(taicpu.op_reg_reg_const(op_reg_reg_opcg2asmop[op],dst,src,a));
 | |
|             end
 | |
|           else
 | |
|             begin
 | |
|               { there could be added some more sophisticated optimizations }
 | |
|               if (op in [OP_MUL,OP_IMUL]) and (a=1) then
 | |
|                 a_load_reg_reg(list,size,size,src,dst)
 | |
|               else if (op in [OP_MUL,OP_IMUL]) and (a=0) then
 | |
|                 a_load_const_reg(list,size,0,dst)
 | |
|               else if (op in [OP_IMUL]) and (a=-1) then
 | |
|                 a_op_reg_reg(list,OP_NEG,size,src,dst)
 | |
|               { we do this here instead in the peephole optimizer because
 | |
|                 it saves us a register }
 | |
|               else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a,l1) then
 | |
|                 a_op_const_reg_reg(list,OP_SHL,size,l1,src,dst)
 | |
|               else
 | |
|                 begin
 | |
|                   tmpreg:=getintregister(list,size);
 | |
|                   a_load_const_reg(list,size,a,tmpreg);
 | |
|                   a_op_reg_reg_reg(list,op,size,tmpreg,src,dst);
 | |
|                   ungetregister(list,tmpreg);
 | |
|                 end;
 | |
|             end;
 | |
|        end;
 | |
| 
 | |
| 
 | |
|      procedure tcgarm.a_op_reg_reg_reg(list: taasmoutput; op: TOpCg;
 | |
|        size: tcgsize; src1, src2, dst: tregister);
 | |
|        var
 | |
|          so : tshifterop;
 | |
|          tmpreg : tregister;
 | |
|        begin
 | |
|          case op of
 | |
|            OP_NEG,OP_NOT,
 | |
|            OP_DIV,OP_IDIV:
 | |
|              internalerror(200308281);
 | |
|            OP_SHL:
 | |
|              begin
 | |
|                shifterop_reset(so);
 | |
|                so.rs:=src1;
 | |
|                so.shiftmode:=SM_LSL;
 | |
|                list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src2,so));
 | |
|              end;
 | |
|            OP_SHR:
 | |
|              begin
 | |
|                shifterop_reset(so);
 | |
|                so.rs:=src1;
 | |
|                so.shiftmode:=SM_LSR;
 | |
|                list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src2,so));
 | |
|              end;
 | |
|            OP_SAR:
 | |
|              begin
 | |
|                shifterop_reset(so);
 | |
|                so.rs:=src1;
 | |
|                so.shiftmode:=SM_ASR;
 | |
|                list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src2,so));
 | |
|              end;
 | |
|            OP_IMUL,
 | |
|            OP_MUL:
 | |
|              begin
 | |
|                { the arm doesn't allow that rd and rm are the same }
 | |
|                if dst=src2 then
 | |
|                  begin
 | |
|                    if dst<>src1 then
 | |
|                      list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,src1,src2))
 | |
|                    else
 | |
|                      begin
 | |
|                        tmpreg:=getintregister(list,size);
 | |
|                        a_load_reg_reg(list,size,size,src2,dst);
 | |
|                        ungetregister(list,tmpreg);
 | |
|                        list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,tmpreg,src1));
 | |
|                      end;
 | |
|                  end
 | |
|                else
 | |
|                  list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,src2,src1));
 | |
|              end;
 | |
|            else
 | |
|              list.concat(setoppostfix(taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop[op],dst,src2,src1),toppostfix(ord(setflags)*ord(PF_S))));
 | |
|          end;
 | |
|        end;
 | |
| 
 | |
| 
 | |
|      function rotl(d : dword;b : byte) : dword;
 | |
|        begin
 | |
|           result:=(d shr (32-b)) or (d shl b);
 | |
|        end;
 | |
| 
 | |
| 
 | |
|      function is_shifter_const(d : dword;var imm_shift : byte) : boolean;
 | |
|        var
 | |
|           i : longint;
 | |
|        begin
 | |
|           for i:=0 to 15 do
 | |
|             begin
 | |
|                if (d and not(rotl($ff,i*2)))=0 then
 | |
|                  begin
 | |
|                     imm_shift:=i*2;
 | |
|                     result:=true;
 | |
|                     exit;
 | |
|                  end;
 | |
|             end;
 | |
|           result:=false;
 | |
|        end;
 | |
| 
 | |
| 
 | |
|      procedure tcgarm.a_load_const_reg(list : taasmoutput; size: tcgsize; a : aword;reg : tregister);
 | |
|        var
 | |
|           imm_shift : byte;
 | |
|           l : tasmlabel;
 | |
|           hr : treference;
 | |
|        begin
 | |
|           if not(size in [OS_8,OS_S8,OS_16,OS_S16,OS_32,OS_S32]) then
 | |
|             internalerror(2002090902);
 | |
|           if is_shifter_const(dword(a),imm_shift) then
 | |
|             list.concat(taicpu.op_reg_const(A_MOV,reg,a))
 | |
|           else if is_shifter_const(dword(not(a)),imm_shift) then
 | |
|             list.concat(taicpu.op_reg_const(A_MVN,reg,not(a)))
 | |
|           else
 | |
|             begin
 | |
|                reference_reset(hr);
 | |
| 
 | |
|                objectlibrary.getlabel(l);
 | |
|                cg.a_label(current_procinfo.aktlocaldata,l);
 | |
|                hr.symboldata:=current_procinfo.aktlocaldata.last;
 | |
|                current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(longint(a)));
 | |
| 
 | |
|                hr.symbol:=l;
 | |
|                list.concat(taicpu.op_reg_ref(A_LDR,reg,hr));
 | |
|             end;
 | |
|        end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.handle_load_store(list:taasmoutput;op: tasmop;oppostfix : toppostfix;reg:tregister;ref: treference);
 | |
|       var
 | |
|         tmpreg : tregister;
 | |
|         tmpref : treference;
 | |
|         l : tasmlabel;
 | |
|       begin
 | |
|         tmpreg:=NR_NO;
 | |
| 
 | |
|         { Be sure to have a base register }
 | |
|         if (ref.base=NR_NO) then
 | |
|           begin
 | |
|             if ref.shiftmode<>SM_None then
 | |
|               internalerror(200308294);
 | |
|             ref.base:=ref.index;
 | |
|             ref.index:=NR_NO;
 | |
|           end;
 | |
| 
 | |
|         { absolute symbols can't be handled directly, we've to store the symbol reference
 | |
|           in the text segment and access it pc relative
 | |
| 
 | |
|           For now, we assume that references where base or index equals to PC are already
 | |
|           relative, all other references are assumed to be absolute and thus they need
 | |
|           to be handled extra.
 | |
| 
 | |
|           A proper solution would be to change refoptions to a set and store the information
 | |
|           if the symbol is absolute or relative there.
 | |
|         }
 | |
| 
 | |
|         if (assigned(ref.symbol) and
 | |
|             not(is_pc(ref.base)) and
 | |
|             not(is_pc(ref.index))
 | |
|            ) or
 | |
|            (ref.offset<-4095) or
 | |
|            (ref.offset>4095) or
 | |
|            ((oppostfix in [PF_SB,PF_H,PF_SH]) and
 | |
|             ((ref.offset<-255) or
 | |
|              (ref.offset>255)
 | |
|             )
 | |
|            ) or
 | |
|            ((op in [A_LDF,A_STF]) and
 | |
|             ((ref.offset<-1020) or
 | |
|              (ref.offset>1020)
 | |
|             )
 | |
|            ) then
 | |
|           begin
 | |
|             reference_reset(tmpref);
 | |
|             { create consts entry }
 | |
|             objectlibrary.getlabel(l);
 | |
|             cg.a_label(current_procinfo.aktlocaldata,l);
 | |
|             tmpref.symboldata:=current_procinfo.aktlocaldata.last;
 | |
| 
 | |
|             if assigned(ref.symbol) then
 | |
|               current_procinfo.aktlocaldata.concat(tai_const_symbol.Create_offset(ref.symbol,ref.offset))
 | |
|             else
 | |
|               current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(ref.offset));
 | |
| 
 | |
|             { load consts entry }
 | |
|             tmpreg:=getintregister(list,OS_INT);
 | |
|             tmpref.symbol:=l;
 | |
|             tmpref.base:=NR_R15;
 | |
|             list.concat(taicpu.op_reg_ref(A_LDR,tmpreg,tmpref));
 | |
| 
 | |
|             if (ref.base<>NR_NO) then
 | |
|               begin
 | |
|                 if ref.index<>NR_NO then
 | |
|                   begin
 | |
|                     list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
 | |
|                     ref.base:=tmpreg;
 | |
|                   end
 | |
|                 else
 | |
|                   begin
 | |
|                     ref.index:=tmpreg;
 | |
|                     ref.shiftimm:=0;
 | |
|                     ref.signindex:=1;
 | |
|                     ref.shiftmode:=SM_None;
 | |
|                   end;
 | |
|               end
 | |
|             else
 | |
|               ref.base:=tmpreg;
 | |
|             ref.offset:=0;
 | |
|             ref.symbol:=nil;
 | |
|           end;
 | |
| 
 | |
|         if (ref.base<>NR_NO) and (ref.index<>NR_NO) and (ref.offset<>0) then
 | |
|           begin
 | |
|             if tmpreg<>NR_NO then
 | |
|               a_op_const_reg_reg(list,OP_ADD,OS_ADDR,ref.offset,tmpreg,tmpreg)
 | |
|             else
 | |
|               begin
 | |
|                 tmpreg:=getintregister(list,OS_ADDR);
 | |
|                 a_op_const_reg_reg(list,OP_ADD,OS_ADDR,ref.offset,ref.base,tmpreg);
 | |
|                 ref.base:=tmpreg;
 | |
|               end;
 | |
|             ref.offset:=0;
 | |
|           end;
 | |
| 
 | |
|         { floating point operations have only limited references
 | |
|           we expect here, that a base is already set }
 | |
|         if (op in [A_LDF,A_STF]) and (ref.index<>NR_NO) then
 | |
|           begin
 | |
|             if ref.shiftmode<>SM_none then
 | |
|               internalerror(200309121);
 | |
|             if tmpreg<>NR_NO then
 | |
|               begin
 | |
|                 if ref.base=tmpreg then
 | |
|                   begin
 | |
|                     if ref.signindex<0 then
 | |
|                       list.concat(taicpu.op_reg_reg_reg(A_SUB,tmpreg,tmpreg,ref.index))
 | |
|                     else
 | |
|                       list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,tmpreg,ref.index));
 | |
|                     ref.index:=NR_NO;
 | |
|                   end
 | |
|                 else
 | |
|                   begin
 | |
|                     if ref.index<>tmpreg then
 | |
|                       internalerror(200403161);
 | |
|                     if ref.signindex<0 then
 | |
|                       list.concat(taicpu.op_reg_reg_reg(A_SUB,tmpreg,ref.base,tmpreg))
 | |
|                     else
 | |
|                       list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
 | |
|                     ref.base:=tmpreg;
 | |
|                     ref.index:=NR_NO;
 | |
|                   end;
 | |
|               end
 | |
|             else
 | |
|               begin
 | |
|                 tmpreg:=getintregister(list,OS_ADDR);
 | |
|                 list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,ref.index));
 | |
|                 ref.base:=tmpreg;
 | |
|                 ref.index:=NR_NO;
 | |
|               end;
 | |
|           end;
 | |
|         list.concat(setoppostfix(taicpu.op_reg_ref(op,reg,ref),oppostfix));
 | |
|         if (tmpreg<>NR_NO) then
 | |
|           ungetregister(list,tmpreg);
 | |
|       end;
 | |
| 
 | |
| 
 | |
|      procedure tcgarm.a_load_reg_ref(list : taasmoutput; fromsize, tosize: tcgsize; reg : tregister;const ref : treference);
 | |
|        var
 | |
|          oppostfix:toppostfix;
 | |
|        begin
 | |
|          case ToSize of
 | |
|            { signed integer registers }
 | |
|            OS_8,
 | |
|            OS_S8:
 | |
|              oppostfix:=PF_B;
 | |
|            OS_16,
 | |
|            OS_S16:
 | |
|              oppostfix:=PF_H;
 | |
|            OS_32,
 | |
|            OS_S32:
 | |
|              oppostfix:=PF_None;
 | |
|            else
 | |
|              InternalError(200308295);
 | |
|          end;
 | |
|          handle_load_store(list,A_STR,oppostfix,reg,ref);
 | |
|        end;
 | |
| 
 | |
| 
 | |
|      procedure tcgarm.a_load_ref_reg(list : taasmoutput; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);
 | |
|        var
 | |
|          oppostfix:toppostfix;
 | |
|        begin
 | |
|          case FromSize of
 | |
|            { signed integer registers }
 | |
|            OS_8:
 | |
|              oppostfix:=PF_B;
 | |
|            OS_S8:
 | |
|              oppostfix:=PF_SB;
 | |
|            OS_16:
 | |
|              oppostfix:=PF_H;
 | |
|            OS_S16:
 | |
|              oppostfix:=PF_SH;
 | |
|            OS_32,
 | |
|            OS_S32:
 | |
|              oppostfix:=PF_None;
 | |
|            else
 | |
|              InternalError(200308291);
 | |
|          end;
 | |
|          handle_load_store(list,A_LDR,oppostfix,reg,ref);
 | |
|        end;
 | |
| 
 | |
| 
 | |
|      procedure tcgarm.a_load_reg_reg(list : taasmoutput; fromsize, tosize : tcgsize;reg1,reg2 : tregister);
 | |
|        var
 | |
|          instr: taicpu;
 | |
|          so : tshifterop;
 | |
|        begin
 | |
|          shifterop_reset(so);
 | |
|          if (reg1<>reg2) or
 | |
|             (tcgsize2size[tosize] < tcgsize2size[fromsize]) or
 | |
|             ((tcgsize2size[tosize] = tcgsize2size[fromsize]) and
 | |
|              (tosize <> fromsize) and
 | |
|              not(fromsize in [OS_32,OS_S32])) then
 | |
|            begin
 | |
|              case tosize of
 | |
|                OS_8:
 | |
|                  list.concat(taicpu.op_reg_reg_const(A_AND,
 | |
|                    reg2,reg1,$ff));
 | |
|                OS_S8:
 | |
|                  begin
 | |
|                    so.shiftmode:=SM_LSL;
 | |
|                    so.shiftimm:=24;
 | |
|                    list.concat(taicpu.op_reg_reg_shifterop(A_MOV,reg2,reg1,so));
 | |
|                    so.shiftmode:=SM_ASR;
 | |
|                    so.shiftimm:=24;
 | |
|                    list.concat(taicpu.op_reg_reg_shifterop(A_MOV,reg2,reg2,so));
 | |
|                  end;
 | |
|                OS_16:
 | |
|                  begin
 | |
|                    so.shiftmode:=SM_LSL;
 | |
|                    so.shiftimm:=16;
 | |
|                    list.concat(taicpu.op_reg_reg_shifterop(A_MOV,reg2,reg1,so));
 | |
|                    so.shiftmode:=SM_LSR;
 | |
|                    so.shiftimm:=16;
 | |
|                    list.concat(taicpu.op_reg_reg_shifterop(A_MOV,reg2,reg2,so));
 | |
|                  end;
 | |
|                OS_S16:
 | |
|                  begin
 | |
|                    so.shiftmode:=SM_LSL;
 | |
|                    so.shiftimm:=16;
 | |
|                    list.concat(taicpu.op_reg_reg_shifterop(A_MOV,reg2,reg1,so));
 | |
|                    so.shiftmode:=SM_ASR;
 | |
|                    so.shiftimm:=16;
 | |
|                    list.concat(taicpu.op_reg_reg_shifterop(A_MOV,reg2,reg2,so));
 | |
|                  end;
 | |
|                OS_32,OS_S32:
 | |
|                  begin
 | |
|                    instr:=taicpu.op_reg_reg(A_MOV,reg2,reg1);
 | |
|                    list.concat(instr);
 | |
|                    add_move_instruction(instr);
 | |
|                  end;
 | |
|                else internalerror(2002090901);
 | |
|              end;
 | |
|            end;
 | |
|        end;
 | |
| 
 | |
| 
 | |
|      procedure tcgarm.a_loadfpu_reg_reg(list: taasmoutput; size: tcgsize; reg1, reg2: tregister);
 | |
|        begin
 | |
|          list.concat(setoppostfix(taicpu.op_reg_reg(A_MVF,reg2,reg1),cgsize2fpuoppostfix[size]));
 | |
|        end;
 | |
| 
 | |
| 
 | |
|      procedure tcgarm.a_loadfpu_ref_reg(list: taasmoutput; size: tcgsize; const ref: treference; reg: tregister);
 | |
|        var
 | |
|          oppostfix:toppostfix;
 | |
|        begin
 | |
|          case size of
 | |
|            OS_F32:
 | |
|              oppostfix:=PF_S;
 | |
|            OS_F64:
 | |
|              oppostfix:=PF_D;
 | |
|            OS_F80:
 | |
|              oppostfix:=PF_E;
 | |
|            else
 | |
|              InternalError(200309021);
 | |
|          end;
 | |
|          handle_load_store(list,A_LDF,oppostfix,reg,ref);
 | |
|        end;
 | |
| 
 | |
| 
 | |
|      procedure tcgarm.a_loadfpu_reg_ref(list: taasmoutput; size: tcgsize; reg: tregister; const ref: treference);
 | |
|        var
 | |
|          oppostfix:toppostfix;
 | |
|        begin
 | |
|          case size of
 | |
|            OS_F32:
 | |
|              oppostfix:=PF_S;
 | |
|            OS_F64:
 | |
|              oppostfix:=PF_D;
 | |
|            OS_F80:
 | |
|              oppostfix:=PF_E;
 | |
|            else
 | |
|              InternalError(200309021);
 | |
|          end;
 | |
|          handle_load_store(list,A_STF,oppostfix,reg,ref);
 | |
|        end;
 | |
| 
 | |
| 
 | |
|     {  comparison operations }
 | |
|     procedure tcgarm.a_cmp_const_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aword;reg : tregister;
 | |
|       l : tasmlabel);
 | |
|       var
 | |
|         tmpreg : tregister;
 | |
|         b : byte;
 | |
|       begin
 | |
|         if is_shifter_const(a,b) then
 | |
|           list.concat(taicpu.op_reg_const(A_CMP,reg,a))
 | |
|         { CMN reg,0 and CMN reg,$80000000 are different from CMP reg,$ffffffff
 | |
|           and CMP reg,$7fffffff regarding the flags according to the ARM manual }
 | |
|         else if is_shifter_const(-a,b) and (a<>$7fffffff) and (a<>$ffffffff) then
 | |
|           list.concat(taicpu.op_reg_const(A_CMN,reg,-a))
 | |
|         else
 | |
|           begin
 | |
|             tmpreg:=getintregister(list,size);
 | |
|             a_load_const_reg(list,size,a,tmpreg);
 | |
|             list.concat(taicpu.op_reg_reg(A_CMP,reg,tmpreg));
 | |
|             ungetregister(list,tmpreg);
 | |
|           end;
 | |
|         a_jmp_cond(list,cmp_op,l);
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.a_cmp_reg_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel);
 | |
|       begin
 | |
|         list.concat(taicpu.op_reg_reg(A_CMP,reg2,reg1));
 | |
|         a_jmp_cond(list,cmp_op,l);
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.a_jmp_name(list : taasmoutput;const s : string);
 | |
|       begin
 | |
|         list.concat(taicpu.op_sym(A_B,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.a_jmp_always(list : taasmoutput;l: tasmlabel);
 | |
|       begin
 | |
|         list.concat(taicpu.op_sym(A_B,objectlibrary.newasmsymbol(l.name,AB_EXTERNAL,AT_FUNCTION)));
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.a_jmp_flags(list : taasmoutput;const f : TResFlags;l: tasmlabel);
 | |
|       var
 | |
|         ai : taicpu;
 | |
|       begin
 | |
|         ai:=setcondition(taicpu.op_sym(A_B,l),flags_to_cond(f));
 | |
|         ai.is_jmp:=true;
 | |
|         list.concat(ai);
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.g_flags2reg(list: taasmoutput; size: TCgSize; const f: TResFlags; reg: TRegister);
 | |
|       var
 | |
|         ai : taicpu;
 | |
|       begin
 | |
|         list.concat(setcondition(taicpu.op_reg_const(A_MOV,reg,1),flags_to_cond(f)));
 | |
|         list.concat(setcondition(taicpu.op_reg_const(A_MOV,reg,0),inverse_cond[flags_to_cond(f)]));
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.g_copyvaluepara_openarray(list : taasmoutput;const ref, lenref:treference;elesize:aword);
 | |
|       begin
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.g_stackframe_entry(list : taasmoutput;localsize : longint);
 | |
|       var
 | |
|          ref : treference;
 | |
|          shift : byte;
 | |
|          firstfloatreg,lastfloatreg,
 | |
|          r : byte;
 | |
|       begin
 | |
|         LocalSize:=align(LocalSize,4);
 | |
|         firstfloatreg:=RS_NO;
 | |
|         { save floating point registers? }
 | |
|         for r:=RS_F0 to RS_F7 do
 | |
|           if r in rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall) then
 | |
|             begin
 | |
|               if firstfloatreg=RS_NO then
 | |
|                 firstfloatreg:=r;
 | |
|               lastfloatreg:=r;
 | |
|             end;
 | |
|         a_reg_alloc(list,NR_STACK_POINTER_REG);
 | |
|         a_reg_alloc(list,NR_FRAME_POINTER_REG);
 | |
|         a_reg_alloc(list,NR_R12);
 | |
| 
 | |
|         list.concat(taicpu.op_reg_reg(A_MOV,NR_R12,NR_STACK_POINTER_REG));
 | |
|         { save int registers }
 | |
|         reference_reset(ref);
 | |
|         ref.index:=NR_STACK_POINTER_REG;
 | |
|         ref.addressmode:=AM_PREINDEXED;
 | |
|         list.concat(setoppostfix(taicpu.op_ref_regset(A_STM,ref,
 | |
|           rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall)+[RS_R11,RS_R12,RS_R14,RS_R15]),
 | |
|           PF_FD));
 | |
| 
 | |
|         list.concat(taicpu.op_reg_reg_const(A_SUB,NR_FRAME_POINTER_REG,NR_R12,4));
 | |
| 
 | |
|         { allocate necessary stack size }
 | |
|         { don't use  a_op_const_reg_reg here because we don't allow register allocations
 | |
|           in the entry/exit code }
 | |
|         if not(is_shifter_const(localsize,shift)) then
 | |
|           begin
 | |
|             a_load_const_reg(list,OS_ADDR,LocalSize,NR_R12);
 | |
|             list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R12));
 | |
|             a_reg_dealloc(list,NR_R12);
 | |
|           end
 | |
|         else
 | |
|           begin
 | |
|             a_reg_dealloc(list,NR_R12);
 | |
|             list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize));
 | |
|           end;
 | |
|         if firstfloatreg<>RS_NO then
 | |
|           begin
 | |
|             reference_reset(ref);
 | |
|             ref.base:=NR_FRAME_POINTER_REG;
 | |
|             ref.offset:=tarmprocinfo(current_procinfo).floatregstart;
 | |
|             list.concat(taicpu.op_reg_const_ref(A_SFM,newreg(R_FPUREGISTER,firstfloatreg,R_SUBWHOLE),
 | |
|               lastfloatreg-firstfloatreg+1,ref));
 | |
|           end;
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.g_return_from_proc(list : taasmoutput;parasize : aword);
 | |
|       var
 | |
|          ref : treference;
 | |
|          firstfloatreg,lastfloatreg,
 | |
|          r : byte;
 | |
|       begin
 | |
|         { restore floating point register }
 | |
|         firstfloatreg:=RS_NO;
 | |
|         { save floating point registers? }
 | |
|         for r:=RS_F0 to RS_F7 do
 | |
|           if r in rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall) then
 | |
|             begin
 | |
|               if firstfloatreg=RS_NO then
 | |
|                 firstfloatreg:=r;
 | |
|               lastfloatreg:=r;
 | |
|             end;
 | |
|         if firstfloatreg<>RS_NO then
 | |
|           begin
 | |
|             reference_reset(ref);
 | |
|             ref.base:=NR_FRAME_POINTER_REG;
 | |
|             ref.offset:=tarmprocinfo(current_procinfo).floatregstart;
 | |
|             list.concat(taicpu.op_reg_const_ref(A_LFM,newreg(R_FPUREGISTER,firstfloatreg,R_SUBWHOLE),
 | |
|               lastfloatreg-firstfloatreg+1,ref));
 | |
|           end;
 | |
| 
 | |
|         if (current_procinfo.framepointer=NR_STACK_POINTER_REG) then
 | |
|           list.concat(taicpu.op_reg_reg(A_MOV,NR_R15,NR_R14))
 | |
|         else
 | |
|           begin
 | |
|             { restore int registers and return }
 | |
|             reference_reset(ref);
 | |
|             ref.index:=NR_FRAME_POINTER_REG;
 | |
|             list.concat(setoppostfix(taicpu.op_ref_regset(A_LDM,ref,rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall)+[RS_R11,RS_R13,RS_R15]),PF_EA));
 | |
|           end;
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.g_restore_frame_pointer(list : taasmoutput);
 | |
|       begin
 | |
|          { the frame pointer on the ARM is restored while the ret is executed }
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.a_loadaddr_ref_reg(list : taasmoutput;const ref : treference;r : tregister);
 | |
|       var
 | |
|         b : byte;
 | |
|         tmpref : treference;
 | |
|         instr : taicpu;
 | |
|       begin
 | |
|         if ref.addressmode<>AM_OFFSET then
 | |
|           internalerror(200309071);
 | |
|         tmpref:=ref;
 | |
|         { Be sure to have a base register }
 | |
|         if (tmpref.base=NR_NO) then
 | |
|           begin
 | |
|             if tmpref.shiftmode<>SM_None then
 | |
|               internalerror(200308294);
 | |
|             if tmpref.signindex<0 then
 | |
|               internalerror(200312023);
 | |
|             tmpref.base:=tmpref.index;
 | |
|             tmpref.index:=NR_NO;
 | |
|           end;
 | |
| 
 | |
|         if assigned(tmpref.symbol) or
 | |
|            not((is_shifter_const(dword(tmpref.offset),b)) or
 | |
|                (is_shifter_const(dword(-tmpref.offset),b))
 | |
|               ) then
 | |
|           fixref(list,tmpref);
 | |
| 
 | |
|         { expect a base here }
 | |
|         if tmpref.base=NR_NO then
 | |
|           internalerror(200312022);
 | |
| 
 | |
|         if tmpref.index<>NR_NO then
 | |
|           begin
 | |
|             if tmpref.shiftmode<>SM_None then
 | |
|               internalerror(200312021);
 | |
|             if tmpref.signindex<0 then
 | |
|               a_op_reg_reg_reg(list,OP_SUB,OS_ADDR,tmpref.base,tmpref.index,r)
 | |
|             else
 | |
|               a_op_reg_reg_reg(list,OP_ADD,OS_ADDR,tmpref.base,tmpref.index,r);
 | |
|             if tmpref.offset<>0 then
 | |
|               a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,r,r);
 | |
|           end
 | |
|         else
 | |
|           begin
 | |
|             if tmpref.offset<>0 then
 | |
|               a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,tmpref.base,r)
 | |
|             else
 | |
|               begin
 | |
|                 instr:=taicpu.op_reg_reg(A_MOV,r,tmpref.base);
 | |
|                 list.concat(instr);
 | |
|                 add_move_instruction(instr);
 | |
|               end;
 | |
|           end;
 | |
|         reference_release(list,tmpref);
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.fixref(list : taasmoutput;var ref : treference);
 | |
|       var
 | |
|         tmpreg : tregister;
 | |
|         tmpref : treference;
 | |
|         l : tasmlabel;
 | |
|       begin
 | |
|         { absolute symbols can't be handled directly, we've to store the symbol reference
 | |
|           in the text segment and access it pc relative
 | |
| 
 | |
|           For now, we assume that references where base or index equals to PC are already
 | |
|           relative, all other references are assumed to be absolute and thus they need
 | |
|           to be handled extra.
 | |
| 
 | |
|           A proper solution would be to change refoptions to a set and store the information
 | |
|           if the symbol is absolute or relative there.
 | |
|         }
 | |
|         { create consts entry }
 | |
|         reference_reset(tmpref);
 | |
|         objectlibrary.getlabel(l);
 | |
|         cg.a_label(current_procinfo.aktlocaldata,l);
 | |
|         tmpref.symboldata:=current_procinfo.aktlocaldata.last;
 | |
| 
 | |
|         if assigned(ref.symbol) then
 | |
|           current_procinfo.aktlocaldata.concat(tai_const_symbol.Create_offset(ref.symbol,ref.offset))
 | |
|         else
 | |
|           current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(ref.offset));
 | |
| 
 | |
|         { load consts entry }
 | |
|         tmpreg:=getintregister(list,OS_INT);
 | |
|         tmpref.symbol:=l;
 | |
|         tmpref.base:=NR_PC;
 | |
|         list.concat(taicpu.op_reg_ref(A_LDR,tmpreg,tmpref));
 | |
| 
 | |
|         if (ref.base<>NR_NO) then
 | |
|           begin
 | |
|             if ref.index<>NR_NO then
 | |
|               begin
 | |
|                 list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
 | |
|                 ref.base:=tmpreg;
 | |
|               end
 | |
|             else
 | |
|               begin
 | |
|                 ref.index:=tmpreg;
 | |
|                 ref.shiftimm:=0;
 | |
|                 ref.signindex:=1;
 | |
|                 ref.shiftmode:=SM_None;
 | |
|               end;
 | |
|           end
 | |
|         else
 | |
|           ref.base:=tmpreg;
 | |
| 
 | |
|         ref.offset:=0;
 | |
|         ref.symbol:=nil;
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.g_concatcopy(list : taasmoutput;const source,dest : treference;len : aword; delsource,loadref : boolean);
 | |
|       var
 | |
|         srcref,dstref:treference;
 | |
|         srcreg,destreg,countreg,r:tregister;
 | |
|         helpsize:aword;
 | |
|         copysize:byte;
 | |
|         cgsize:Tcgsize;
 | |
| 
 | |
|       procedure genloop(count : aword;size : byte);
 | |
|         const
 | |
|           size2opsize : array[1..4] of tcgsize = (OS_8,OS_16,OS_NO,OS_32);
 | |
|         var
 | |
|           l : tasmlabel;
 | |
|         begin
 | |
|           objectlibrary.getlabel(l);
 | |
|           a_load_const_reg(list,OS_INT,count,countreg);
 | |
|           cg.a_label(list,l);
 | |
|           srcref.addressmode:=AM_POSTINDEXED;
 | |
|           dstref.addressmode:=AM_POSTINDEXED;
 | |
|           srcref.offset:=size;
 | |
|           dstref.offset:=size;
 | |
|           r:=getintregister(list,size2opsize[size]);
 | |
|           a_load_ref_reg(list,size2opsize[size],size2opsize[size],srcref,r);
 | |
|           a_load_reg_ref(list,size2opsize[size],size2opsize[size],r,dstref);
 | |
|           ungetregister(list,r);
 | |
|           list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SUB,countreg,countreg,1),PF_S));
 | |
|           list.concat(setcondition(taicpu.op_sym(A_B,l),C_NE));
 | |
|           { keep the registers alive }
 | |
|           list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
 | |
|           list.concat(taicpu.op_reg_reg(A_MOV,srcreg,srcreg));
 | |
|           list.concat(taicpu.op_reg_reg(A_MOV,destreg,destreg));
 | |
|         end;
 | |
| 
 | |
|       begin
 | |
|         if len=0 then
 | |
|           exit;
 | |
|         helpsize:=12;
 | |
|         dstref:=dest;
 | |
|         srcref:=source;
 | |
|         if cs_littlesize in aktglobalswitches then
 | |
|           helpsize:=8;
 | |
|         if not loadref and (len<=helpsize) then
 | |
|           begin
 | |
|             copysize:=4;
 | |
|             cgsize:=OS_32;
 | |
|             while len<>0 do
 | |
|               begin
 | |
|                 if len<2 then
 | |
|                   begin
 | |
|                     copysize:=1;
 | |
|                     cgsize:=OS_8;
 | |
|                   end
 | |
|                 else if len<4 then
 | |
|                   begin
 | |
|                     copysize:=2;
 | |
|                     cgsize:=OS_16;
 | |
|                   end;
 | |
|                 dec(len,copysize);
 | |
|                 r:=getintregister(list,cgsize);
 | |
|                 a_load_ref_reg(list,cgsize,cgsize,srcref,r);
 | |
|                 if (len=0) and delsource then
 | |
|                   reference_release(list,source);
 | |
|                 a_load_reg_ref(list,cgsize,cgsize,r,dstref);
 | |
|                 inc(srcref.offset,copysize);
 | |
|                 inc(dstref.offset,copysize);
 | |
|                 ungetregister(list,r);
 | |
|               end;
 | |
|           end
 | |
|         else
 | |
|           begin
 | |
|             destreg:=getintregister(list,OS_ADDR);
 | |
|             a_loadaddr_ref_reg(list,dest,destreg);
 | |
|             reference_reset_base(dstref,destreg,0);
 | |
| 
 | |
|             srcreg:=getintregister(list,OS_ADDR);
 | |
|             if loadref then
 | |
|               a_load_ref_reg(list,OS_ADDR,OS_ADDR,source,srcreg)
 | |
|             else
 | |
|               a_loadaddr_ref_reg(list,source,srcreg);
 | |
|             reference_reset_base(srcref,srcreg,0);
 | |
| 
 | |
|             if delsource then
 | |
|               reference_release(list,source);
 | |
| 
 | |
|             countreg:=getintregister(list,OS_32);
 | |
| 
 | |
| //            if cs_littlesize in aktglobalswitches  then
 | |
|               genloop(len,1);
 | |
| {
 | |
|             else
 | |
|               begin
 | |
|                 helpsize:=len shr 2;
 | |
|                 len:=len and 3;
 | |
|                 if helpsize>1 then
 | |
|                   begin
 | |
|                     a_load_const_reg(list,OS_INT,helpsize,countreg);
 | |
|                     list.concat(Taicpu.op_none(A_REP,S_NO));
 | |
|                   end;
 | |
|                 if helpsize>0 then
 | |
|                   list.concat(Taicpu.op_none(A_MOVSD,S_NO));
 | |
|                 if len>1 then
 | |
|                   begin
 | |
|                     dec(len,2);
 | |
|                     list.concat(Taicpu.op_none(A_MOVSW,S_NO));
 | |
|                   end;
 | |
|                 if len=1 then
 | |
|                   list.concat(Taicpu.op_none(A_MOVSB,S_NO));
 | |
|                 end;
 | |
| }
 | |
|             ungetregister(list,countreg);
 | |
|             ungetregister(list,srcreg);
 | |
|             ungetregister(list,destreg);
 | |
|           end;
 | |
|         if delsource then
 | |
|           tg.ungetiftemp(list,source);
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.g_overflowcheck(list: taasmoutput; const l: tlocation; def: tdef);
 | |
|       begin
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.g_save_standard_registers(list : taasmoutput);
 | |
|       begin
 | |
|         { we support only ARM standard calling conventions so this procedure has no use on the ARM }
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.g_restore_standard_registers(list : taasmoutput);
 | |
|       begin
 | |
|         { we support only ARM standard calling conventions so this procedure has no use on the ARM }
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.g_save_all_registers(list : taasmoutput);
 | |
|       begin
 | |
|         { we support only ARM standard calling conventions so this procedure has no use on the ARM }
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.g_restore_all_registers(list : taasmoutput;const funcretparaloc:tparalocation);
 | |
|       begin
 | |
|         { we support only ARM standard calling conventions so this procedure has no use on the ARM }
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgarm.a_jmp_cond(list : taasmoutput;cond : TOpCmp;l: tasmlabel);
 | |
|       var
 | |
|         ai : taicpu;
 | |
|       begin
 | |
|         ai:=Taicpu.Op_sym(A_B,l);
 | |
|         ai.SetCondition(OpCmp2AsmCond[cond]);
 | |
|         ai.is_jmp:=true;
 | |
|         list.concat(ai);
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcg64farm.a_op64_reg_reg(list : taasmoutput;op:TOpCG;regsrc,regdst : tregister64);
 | |
|       var
 | |
|         tmpreg : tregister;
 | |
|       begin
 | |
|         case op of
 | |
|           OP_NEG:
 | |
|             begin
 | |
|               list.concat(setoppostfix(taicpu.op_reg_reg_const(A_RSB,regdst.reglo,regsrc.reglo,0),PF_S));
 | |
|               list.concat(taicpu.op_reg_reg_const(A_RSC,regdst.reghi,regsrc.reghi,0));
 | |
|             end;
 | |
|           OP_NOT:
 | |
|             begin
 | |
|               cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reglo,regdst.reglo);
 | |
|               cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reghi,regdst.reghi);
 | |
|             end;
 | |
|           else
 | |
|             a_op64_reg_reg_reg(list,op,regsrc,regdst,regdst);
 | |
|         end;
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcg64farm.a_op64_const_reg(list : taasmoutput;op:TOpCG;value : qword;reg : tregister64);
 | |
|       begin
 | |
|         a_op64_const_reg_reg(list,op,value,reg,reg);
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcg64farm.a_op64_const_reg_reg(list: taasmoutput;op:TOpCG;value : qword;regsrc,regdst : tregister64);
 | |
|       var
 | |
|         tmpreg : tregister;
 | |
|         b : byte;
 | |
|       begin
 | |
|         case op of
 | |
|           OP_AND,OP_OR,OP_XOR:
 | |
|             begin
 | |
|               cg.a_op_const_reg_reg(list,op,OS_32,lo(value),regsrc.reglo,regdst.reglo);
 | |
|               cg.a_op_const_reg_reg(list,op,OS_32,hi(value),regsrc.reghi,regdst.reghi);
 | |
|             end;
 | |
|           OP_ADD:
 | |
|             begin
 | |
|               if is_shifter_const(lo(value),b) then
 | |
|                 list.concat(setoppostfix(taicpu.op_reg_reg_const(A_ADD,regdst.reglo,regsrc.reglo,lo(value)),PF_S))
 | |
|               else
 | |
|                 begin
 | |
|                   tmpreg:=cg.getintregister(list,OS_32);
 | |
|                   cg.a_load_const_reg(list,OS_32,lo(value),tmpreg);
 | |
|                   list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
 | |
|                   cg.ungetregister(list,tmpreg);
 | |
|                 end;
 | |
| 
 | |
|               if is_shifter_const(hi(value),b) then
 | |
|                 list.concat(taicpu.op_reg_reg_const(A_ADC,regdst.reghi,regsrc.reghi,hi(value)))
 | |
|               else
 | |
|                 begin
 | |
|                   tmpreg:=cg.getintregister(list,OS_32);
 | |
|                   cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
 | |
|                   list.concat(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc.reghi,tmpreg));
 | |
|                   cg.ungetregister(list,tmpreg);
 | |
|                 end;
 | |
|             end;
 | |
|           OP_SUB:
 | |
|             begin
 | |
|               if is_shifter_const(lo(value),b) then
 | |
|                 list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SUB,regdst.reglo,regsrc.reglo,lo(value)),PF_S))
 | |
|               else
 | |
|                 begin
 | |
|                   tmpreg:=cg.getintregister(list,OS_32);
 | |
|                   cg.a_load_const_reg(list,OS_32,lo(value),tmpreg);
 | |
|                   list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
 | |
|                   cg.ungetregister(list,tmpreg);
 | |
|                 end;
 | |
| 
 | |
|               if is_shifter_const(hi(value),b) then
 | |
|                 list.concat(taicpu.op_reg_reg_const(A_SBC,regdst.reghi,regsrc.reghi,hi(value)))
 | |
|               else
 | |
|                 begin
 | |
|                   tmpreg:=cg.getintregister(list,OS_32);
 | |
|                   cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
 | |
|                   list.concat(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc.reghi,tmpreg));
 | |
|                   cg.ungetregister(list,tmpreg);
 | |
|                 end;
 | |
|             end;
 | |
|           else
 | |
|             internalerror(2003083101);
 | |
|         end;
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcg64farm.a_op64_reg_reg_reg(list: taasmoutput;op:TOpCG;regsrc1,regsrc2,regdst : tregister64);
 | |
|       begin
 | |
|         case op of
 | |
|           OP_AND,OP_OR,OP_XOR:
 | |
|             begin
 | |
|               cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reglo,regsrc2.reglo,regdst.reglo);
 | |
|               cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reghi,regsrc2.reghi,regdst.reghi);
 | |
|             end;
 | |
|           OP_ADD:
 | |
|             begin
 | |
|               list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc1.reglo,regsrc2.reglo),PF_S));
 | |
|               list.concat(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc1.reghi,regsrc2.reghi));
 | |
|             end;
 | |
|           OP_SUB:
 | |
|             begin
 | |
|               list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc2.reglo,regsrc1.reglo),PF_S));
 | |
|               list.concat(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc2.reghi,regsrc1.reghi));
 | |
|             end;
 | |
|           else
 | |
|             internalerror(2003083101);
 | |
|         end;
 | |
|       end;
 | |
| 
 | |
| 
 | |
| begin
 | |
|   cg:=tcgarm.create;
 | |
|   cg64:=tcg64farm.create;
 | |
| end.
 | |
| {
 | |
|   $Log$
 | |
|   Revision 1.51  2004-03-31 19:13:04  florian
 | |
|     * concatcopy with len=0 exits now immediatly
 | |
| 
 | |
|   Revision 1.50  2004/03/29 19:19:35  florian
 | |
|     + arm floating point register saving implemented
 | |
|     * hopefully stabs generation for MacOSX fixed
 | |
|     + some defines for arm added
 | |
| 
 | |
|   Revision 1.49  2004/03/14 21:42:24  florian
 | |
|     * optimized mul code generation
 | |
| 
 | |
|   Revision 1.48  2004/03/14 16:15:40  florian
 | |
|     * spilling problem fixed
 | |
|     * handling of floating point memory references fixed
 | |
| 
 | |
|   Revision 1.47  2004/03/10 22:35:40  florian
 | |
|     + fixed code generation for cmn
 | |
| 
 | |
|   Revision 1.46  2004/03/06 20:35:19  florian
 | |
|     * fixed arm compilation
 | |
|     * cleaned up code generation for exported linux procedures
 | |
| 
 | |
|   Revision 1.45  2004/03/02 00:36:33  olle
 | |
|     * big transformation of Tai_[const_]Symbol.Create[data]name*
 | |
| 
 | |
|   Revision 1.44  2004/02/04 22:01:13  peter
 | |
|     * first try to get cpupara working for x86_64
 | |
| 
 | |
|   Revision 1.43  2004/01/29 17:09:32  florian
 | |
|     * handling of floating point references fixed
 | |
| 
 | |
|   Revision 1.42  2004/01/28 15:36:47  florian
 | |
|     * fixed another couple of arm bugs
 | |
| 
 | |
|   Revision 1.41  2004/01/27 15:04:06  florian
 | |
|     * fixed code generation for math inl. nodes
 | |
|     * more code generator improvements
 | |
| 
 | |
|   Revision 1.40  2004/01/26 19:05:56  florian
 | |
|     * fixed several arm issues
 | |
| 
 | |
|   Revision 1.39  2004/01/24 20:19:46  florian
 | |
|     * fixed some spilling stuff
 | |
|     + not(<int64>) implemented
 | |
|     + small set comparisations implemented
 | |
| 
 | |
|   Revision 1.38  2004/01/24 01:33:20  florian
 | |
|     * fixref fixed if index, base and offset were given
 | |
| 
 | |
|   Revision 1.37  2004/01/22 20:13:18  florian
 | |
|     * fixed several issues with flags
 | |
| 
 | |
|   Revision 1.36  2004/01/22 02:22:47  florian
 | |
|     * op_const_reg_reg with OP_SAR fixed
 | |
| 
 | |
|   Revision 1.35  2004/01/22 01:47:15  florian
 | |
|     * improved register usage
 | |
|     + implemented second_cmp64bit
 | |
| 
 | |
|   Revision 1.34  2004/01/21 19:01:03  florian
 | |
|     * fixed handling of max. distance of pc relative symbols
 | |
| 
 | |
|   Revision 1.33  2004/01/21 15:41:56  florian
 | |
|     * fixed register allocator problems with concatcopy
 | |
| 
 | |
|   Revision 1.32  2004/01/21 14:22:00  florian
 | |
|     + reintroduce implemented
 | |
| 
 | |
|   Revision 1.31  2004/01/21 01:22:35  florian
 | |
|     * fixed a_cmp_const_reg_label
 | |
|     * fixed volatile register handling which was broken by my last patch
 | |
| 
 | |
|   Revision 1.30  2004/01/20 23:18:00  florian
 | |
|     * fixed a_call_reg
 | |
|     + implemented paramgr.get_volative_registers
 | |
| 
 | |
|   Revision 1.29  2003/12/26 14:02:30  peter
 | |
|     * sparc updates
 | |
|     * use registertype in spill_register
 | |
| 
 | |
|   Revision 1.28  2003/12/18 17:06:21  florian
 | |
|     * arm compiler compilation fixed
 | |
| 
 | |
|   Revision 1.27  2003/12/08 17:43:57  florian
 | |
|     * fixed ldm/stm arm assembler reading
 | |
|     * fixed a_load_reg_reg with OS_8 on ARM
 | |
|     * non supported calling conventions cause only a warning now
 | |
| 
 | |
|   Revision 1.26  2003/12/03 17:39:05  florian
 | |
|     * fixed several arm calling conventions issues
 | |
|     * fixed reference reading in the assembler reader
 | |
|     * fixed a_loadaddr_ref_reg
 | |
| 
 | |
|   Revision 1.25  2003/11/30 19:35:29  florian
 | |
|     * fixed several arm related problems
 | |
| 
 | |
|   Revision 1.24  2003/11/24 15:17:37  florian
 | |
|     * changed some types to prevend range check errors
 | |
| 
 | |
|   Revision 1.23  2003/11/21 16:29:26  florian
 | |
|     * fixed reading of reg. sets in the arm assembler reader
 | |
| 
 | |
|   Revision 1.22  2003/11/07 15:58:32  florian
 | |
|     * Florian's culmutative nr. 1; contains:
 | |
|       - invalid calling conventions for a certain cpu are rejected
 | |
|       - arm softfloat calling conventions
 | |
|       - -Sp for cpu dependend code generation
 | |
|       - several arm fixes
 | |
|       - remaining code for value open array paras on heap
 | |
| 
 | |
|   Revision 1.21  2003/11/02 14:30:03  florian
 | |
|     * fixed ARM for new reg. allocation scheme
 | |
| 
 | |
|   Revision 1.20  2003/10/11 16:06:42  florian
 | |
|     * fixed some MMX<->SSE
 | |
|     * started to fix ppc, needs an overhaul
 | |
|     + stabs info improve for spilling, not sure if it works correctly/completly
 | |
|     - MMX_SUPPORT removed from Makefile.fpc
 | |
| 
 | |
|   Revision 1.19  2003/09/11 11:55:00  florian
 | |
|     * improved arm code generation
 | |
|     * move some protected and private field around
 | |
|     * the temp. register for register parameters/arguments are now released
 | |
|       before the move to the parameter register is done. This improves
 | |
|       the code in a lot of cases.
 | |
| 
 | |
|   Revision 1.18  2003/09/09 12:53:40  florian
 | |
|     * some assembling problems fixed
 | |
|     * improved loadaddr_ref_reg
 | |
| 
 | |
|   Revision 1.17  2003/09/06 16:45:51  florian
 | |
|     * fixed exit code (no preindexed addressing mode in LDM)
 | |
| 
 | |
|   Revision 1.16  2003/09/06 11:21:50  florian
 | |
|     * fixed stm and ldm to be usable with preindex operand
 | |
| 
 | |
|   Revision 1.15  2003/09/05 23:57:01  florian
 | |
|     * arm is working again as before the new register naming scheme was implemented
 | |
| 
 | |
|   Revision 1.14  2003/09/04 21:07:03  florian
 | |
|     * ARM compiler compiles again
 | |
| 
 | |
|   Revision 1.13  2003/09/04 00:15:29  florian
 | |
|     * first bunch of adaptions of arm compiler for new register type
 | |
| 
 | |
|   Revision 1.12  2003/09/03 19:10:30  florian
 | |
|     * initial revision of new register naming
 | |
| 
 | |
|   Revision 1.11  2003/09/03 11:18:37  florian
 | |
|     * fixed arm concatcopy
 | |
|     + arm support in the common compiler sources added
 | |
|     * moved some generic cg code around
 | |
|     + tfputype added
 | |
|     * ...
 | |
| 
 | |
|   Revision 1.10  2003/09/01 15:11:16  florian
 | |
|     * fixed reference handling
 | |
|     * fixed operand postfix for floating point instructions
 | |
|     * fixed wrong shifter constant handling
 | |
| 
 | |
|   Revision 1.9  2003/09/01 09:54:57  florian
 | |
|     *  results of work on arm port last weekend
 | |
| 
 | |
|   Revision 1.8  2003/08/29 21:36:28  florian
 | |
|     * fixed procedure entry/exit code
 | |
|     * started to fix reference handling
 | |
| 
 | |
|   Revision 1.7  2003/08/28 13:26:10  florian
 | |
|     * another couple of arm fixes
 | |
| 
 | |
|   Revision 1.6  2003/08/28 00:05:29  florian
 | |
|     * today's arm patches
 | |
| 
 | |
|   Revision 1.5  2003/08/25 23:20:38  florian
 | |
|     + started to implement FPU support for the ARM
 | |
|     * fixed a lot of other things
 | |
| 
 | |
|   Revision 1.4  2003/08/24 12:27:26  florian
 | |
|     * continued to work on the arm port
 | |
| 
 | |
|   Revision 1.3  2003/08/21 03:14:00  florian
 | |
|     * arm compiler can be compiled; far from being working
 | |
| 
 | |
|   Revision 1.2  2003/08/20 15:50:12  florian
 | |
|     * more arm stuff
 | |
| 
 | |
|   Revision 1.1  2003/07/21 16:35:30  florian
 | |
|     * very basic stuff for the arm
 | |
| }
 | 
