mirror of
				https://gitlab.com/freepascal.org/fpc/source.git
				synced 2025-10-31 01:51:49 +01:00 
			
		
		
		
	 00cb8f5725
			
		
	
	
		00cb8f5725
		
	
	
	
	
		
			
			as well as insert_regalloc_info_all()
  + "register" allocator for the jvm target, which simply replaces every
    virtual register with a temp. This is done for all register types in
    one pass, so that the temps can be easily reused without worrying
    about conflicts. Small optimisation: alloc/store/dealloc/load
    sequences for a single reg are removed (many of these are generated
    because most cg nodes return their value in a register which is then
    immediately consumed by the parent)
  * map addressregisters to integer registers with size R_SUBD, because
    they require one stackslot (the subregister type is used by rgcpu
    to determine the size of the temp it has to allocate)
git-svn-id: branches/jvmbackend@18316 -
		
	
			
		
			
				
	
	
		
			132 lines
		
	
	
		
			4.1 KiB
		
	
	
	
		
			ObjectPascal
		
	
	
	
	
	
			
		
		
	
	
			132 lines
		
	
	
		
			4.1 KiB
		
	
	
	
		
			ObjectPascal
		
	
	
	
	
	
| {
 | |
|     Copyright (c) 2010 by Jonas Maebe
 | |
| 
 | |
|     This unit implements the code generator for the Java VM
 | |
| 
 | |
|     This program is free software; you can redistribute it and/or modify
 | |
|     it under the terms of the GNU General Public License as published by
 | |
|     the Free Software Foundation; either version 2 of the License, or
 | |
|     (at your option) any later version.
 | |
| 
 | |
|     This program is distributed in the hope that it will be useful,
 | |
|     but WITHOUT ANY WARRANTY; without even the implied warranty of
 | |
|     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 | |
|     GNU General Public License for more details.
 | |
| 
 | |
|     You should have received a copy of the GNU General Public License
 | |
|     along with this program; if not, write to the Free Software
 | |
|     Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 | |
| 
 | |
|  ****************************************************************************
 | |
| }
 | |
| unit cgcpu;
 | |
| 
 | |
| {$i fpcdefs.inc}
 | |
| 
 | |
| interface
 | |
| 
 | |
|     uses
 | |
|        globtype,parabase,
 | |
|        cgbase,cgutils,cgobj,
 | |
|        aasmbase,aasmtai,aasmdata,aasmcpu,
 | |
|        cpubase,cpuinfo,
 | |
|        node,symconst,SymType,symdef,
 | |
|        rgcpu;
 | |
| 
 | |
|     type
 | |
|       TCgJvm=class(tcg)
 | |
|      public
 | |
|         procedure init_register_allocators;override;
 | |
|         procedure done_register_allocators;override;
 | |
|         function  getintregister(list:TAsmList;size:Tcgsize):Tregister;override;
 | |
|         function  getfpuregister(list:TAsmList;size:Tcgsize):Tregister;override;
 | |
|         function  getaddressregister(list:TAsmList):Tregister;override;
 | |
|         procedure do_register_allocation(list:TAsmList;headertai:tai);override;
 | |
|       end;
 | |
| 
 | |
|     procedure create_codegen;
 | |
| 
 | |
| implementation
 | |
| 
 | |
|   uses
 | |
|     globals,verbose,systems,cutils,
 | |
|     paramgr,fmodule,
 | |
|     tgobj,
 | |
|     procinfo,cpupi;
 | |
| 
 | |
| 
 | |
| {****************************************************************************
 | |
|                               Assembler code
 | |
| ****************************************************************************}
 | |
| 
 | |
|     procedure tcgjvm.init_register_allocators;
 | |
|       begin
 | |
|         inherited init_register_allocators;
 | |
| {$ifndef cpu64bitaddr}
 | |
|         rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
 | |
|           [RS_R0],first_int_imreg,[]);
 | |
| {$else not cpu64bitaddr}
 | |
|         rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBQ,
 | |
|           [RS_R0],first_int_imreg,[]);
 | |
| {$endif not cpu64bitaddr}
 | |
|         rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
 | |
|           [RS_R0],first_fpu_imreg,[]);
 | |
|         rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
 | |
|           [RS_R0],first_mm_imreg,[]);
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgjvm.done_register_allocators;
 | |
|       begin
 | |
|         rg[R_INTREGISTER].free;
 | |
|         rg[R_FPUREGISTER].free;
 | |
|         rg[R_MMREGISTER].free;
 | |
|         inherited done_register_allocators;
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     function tcgjvm.getintregister(list:TAsmList;size:Tcgsize):Tregister;
 | |
|       begin
 | |
|         if not(size in [OS_64,OS_S64]) then
 | |
|           result:=rg[R_INTREGISTER].getregister(list,R_SUBD)
 | |
|         else
 | |
|           result:=rg[R_INTREGISTER].getregister(list,R_SUBQ);
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     function tcgjvm.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
 | |
|       begin
 | |
|         if size=OS_F64 then
 | |
|           result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
 | |
|         else
 | |
|           result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     function tcgjvm.getaddressregister(list:TAsmList):Tregister;
 | |
|       begin
 | |
|         { avoid problems in the compiler where int and addr registers are
 | |
|           mixed for now; we currently don't have to differentiate between the
 | |
|           two as far as the jvm backend is concerned }
 | |
|         result:=rg[R_INTREGISTER].getregister(list,R_SUBD)
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure tcgjvm.do_register_allocation(list:TAsmList;headertai:tai);
 | |
|       var
 | |
|         rt : tregistertype;
 | |
|       begin
 | |
|         { We only run the "register allocation" once for an arbitrary allocator,
 | |
|           which will perform the register->temp mapping for all register types.
 | |
|           This allows us to easily reuse temps. }
 | |
|         trgcpu(rg[R_INTREGISTER]).do_all_register_allocation(list,headertai);
 | |
|       end;
 | |
| 
 | |
| 
 | |
|     procedure create_codegen;
 | |
|       begin
 | |
|         cg:=tcgjvm.Create;
 | |
|       end;
 | |
|       
 | |
| end.
 |