.. |
aasmcpu.pas
|
* MIPS: reworked and fixed procedure fixup_jmps:
|
2016-02-12 13:53:04 +00:00 |
aoptcpu.pas
|
+ Next portion of MIPS peephole optimizations. Get more aggressive and do more than a single pass if needed, enabling optimization of instructions that logically turn into MOVE due to register renaming.
|
2016-02-13 12:33:30 +00:00 |
aoptcpub.pas
|
|
|
aoptcpud.pas
|
|
|
cgcpu.pas
|
* renamed t<cpuname>procinfo to tcpuprocinfo for all targets, so we can
|
2016-12-16 22:41:21 +00:00 |
cpubase.pas
|
* cpubase unit, function findreg_by_number and dwarf_reg:
|
2016-11-06 18:04:50 +00:00 |
cpuelf.pas
|
* MIPS: some progress with linker:
|
2016-03-13 17:13:23 +00:00 |
cpugas.pas
|
* restructured the the TExternalAssembler constructors so that the
|
2016-11-09 19:51:20 +00:00 |
cpuinfo.pas
|
- removed unused constants
|
2017-03-26 13:06:34 +00:00 |
cpunode.pas
|
* automatically generate necessary indirect symbols when a new assembler
|
2016-07-20 20:53:03 +00:00 |
cpupara.pas
|
* renamed t<cpuname>procinfo to tcpuprocinfo for all targets, so we can
|
2016-12-16 22:41:21 +00:00 |
cpupi.pas
|
* renamed t<cpuname>procinfo to tcpuprocinfo for all targets, so we can
|
2016-12-16 22:41:21 +00:00 |
cputarg.pas
|
* partially merged the mips-embedded branch of Michael Ring:
|
2014-03-19 21:25:38 +00:00 |
hlcgcpu.pas
|
+ added volatility information to all memory references
|
2016-11-27 18:17:37 +00:00 |
itcpugas.pas
|
* Removed unused vars for mipsel compiler.
|
2015-09-17 15:46:30 +00:00 |
mipsreg.dat
|
Fix stabs number for FPU register, which start at 38 instead of 32
|
2016-11-06 18:01:08 +00:00 |
ncpuadd.pas
|
* Removed unused vars for mipsel compiler.
|
2015-09-17 15:46:30 +00:00 |
ncpucall.pas
|
* use pocalls_cdecl and cstylearrayofconst more consistently instead of
|
2017-02-25 11:46:35 +00:00 |
ncpucnv.pas
|
+ added volatility information to all memory references
|
2016-11-27 18:17:37 +00:00 |
ncpuinln.pas
|
* completed thlcgobj.location_force_fpureg(), use it everywhere and removed
|
2014-03-10 09:01:05 +00:00 |
ncpuld.pas
|
|
|
ncpumat.pas
|
* synchronised with r28168 of trunk
|
2014-07-05 21:30:28 +00:00 |
ncpuset.pas
|
+ added volatility information to all memory references
|
2016-11-27 18:17:37 +00:00 |
opcode.inc
|
+ MIPS: added movn and movz instructions.
|
2014-06-19 22:44:17 +00:00 |
racpugas.pas
|
* reverted r35424, wasn't ready for commit yet
|
2017-02-11 21:21:44 +00:00 |
rgcpu.pas
|
+ added volatility information to all memory references
|
2016-11-27 18:17:37 +00:00 |
rmipscon.inc
|
* MIPS: changed superregister number for $fcc0..$fcc7 to start from 32, so that range 0..31 can be used without translating into symbolic names.
|
2014-06-22 22:01:44 +00:00 |
rmipsdwf.inc
|
* MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7).
|
2014-06-17 23:15:34 +00:00 |
rmipsgas.inc
|
* MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7).
|
2014-06-17 23:15:34 +00:00 |
rmipsgri.inc
|
* MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7).
|
2014-06-17 23:15:34 +00:00 |
rmipsgss.inc
|
|
|
rmipsnor.inc
|
* MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7).
|
2014-06-17 23:15:34 +00:00 |
rmipsnum.inc
|
* MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7).
|
2014-06-17 23:15:34 +00:00 |
rmipsrni.inc
|
* MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7).
|
2014-06-17 23:15:34 +00:00 |
rmipssri.inc
|
* MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7).
|
2014-06-17 23:15:34 +00:00 |
rmipssta.inc
|
Regenerated after change in mipsreg.dat
|
2016-11-06 18:01:52 +00:00 |
rmipsstd.inc
|
* MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7).
|
2014-06-17 23:15:34 +00:00 |
rmipssup.inc
|
* MIPS: changed superregister number for $fcc0..$fcc7 to start from 32, so that range 0..31 can be used without translating into symbolic names.
|
2014-06-22 22:01:44 +00:00 |
strinst.inc
|
+ MIPS: added movn and movz instructions.
|
2014-06-19 22:44:17 +00:00 |
symcpu.pas
|
o fixes handling of iso i/o parameters/program parameters:
|
2015-05-01 20:58:31 +00:00 |